Table of Contents |
---|
Introduction
This page gives an overview of AXI-I2C driver which is available as part of the Xilinx Vivado and SDK distribution.
The LogiCORE™ IP AXI IIC Bus Interface connects to the AMBA® AXI specification and provides a low-speed, two-wire,
serial bus interface to a large number of popular devices. This product specification defines the architecture,
hardware (signal) interface, software (register) interface, and parameterization options for the AXI IIC Bus Interface module.
Source path for the driver:
https://github.com/Xilinx/embeddedsw/tree/master/XilinxProcessorIPLib/drivers/iic
Driver source code is organized into different folders. Below diagram shows the iicps driver source organization
Axi-iic
|
-- Doc - Provides the API and data structure details
|
- Examples - Reference application to show how to use the driver APIs and calling sequence
|
- Source - Driver source files
...
The source code for the driver is included with the Vitis Unified Software Platform installation, as well as being available in the Xilinx Github repository.
Driver Name | Path in Vitis | Path in Github |
---|---|---|
iic | <Vitis Install Directory>/data/embedded/XilinxProcessorIPLib/drivers/iic | https://github.com/Xilinx/embeddedsw/tree/master/XilinxProcessorIPLib/drivers/iic |
Info |
---|
Note: To view the sources for a particular release, use the rel-version tag in github. For example, for the 2020.1 release, the proper version of the code is: https://github.com/Xilinx/embeddedsw/tree/xilinx-v2020.1/XilinxProcessorIPLib/drivers/iic |
The driver source code is organized into different folders. The table below shows the ospipsv driver source organization.
Directory | Description |
---|---|
doc | Provides the API and data structure details |
data | Driver .tcl and .mdd file |
examples | Example applications that show how to use the driver features |
src | Driver source files |
Driver Implementation
For a full list of features supported by this IP, please refer https://www.xilinx.com/support/documentation/ip_documentation/axi_iic/v2_0/pg090-axi-iic.pdf
Features
• Register access through AXI4-Lite interface• Master or slave operation
• Multi-master operation
• Software selectable acknowledge bit
• Arbitration lost interrupt with automatic mode switching from master to slave
• Calling address identification interrupt with automatic mode switching from master to slave
• START and STOP signal generation and detection
• Repeated START signal generation
• Acknowledge bit generation and detection
• Bus busy detection
• Fast-Mode Plus 1 MHz, Fast Mode 400 kHz, or Standard Mode 100 kHz operation
• 7-bit or 10-bit addressing
• General call enable or disable
• Transmit and receive FIFOs – 16 bytes deep
• Throttling
• General purpose output, 1-bit to 8 bits wide
• Dynamic Start and Stop generation
Known issues and Limitations
- None.
Example Applications
Refer to the driver examples directory for various example applications that exercise the different features of the driver. Each application is linked in the table below. The following sections describe the usage and expected output of the various applications. These example applications can be imported into the Vitis IDE from the Board Support Package settings tab.
Links to Examples
Examples path: https://github.com/Xilinx/embeddedsw/tree/master/XilinxProcessorIPLib/drivers/iic/examples
Test name | Example source | Description |
---|---|---|
AXI IIC eeprom example in dynamic mode | xiic_dynamic_eeprom_example.c | This example does read/writes using AXI IIC dynamic mode |
AXI IIC eeprom example in standard mode | xiic_eeprom_example.c | This example does read/writes using AXI IIC standard mode |
AXI IIC repeated start example | xiic_repeated_start_example.c | This example does read/writes with repeated start. |
Example Application Usage
AXI IIC eeprom example in dynamic mode
This example does read/writes using AXI IIC dynamic modeCode Block |
---|
Successfully ran IIC dynamic eeprom Example |
Code Block |
---|
Successfully ran IIC eeprom Example |
Code Block |
---|
Successfully ran IIC repeated start Example |
ChangeLog
20172021.1
- Modified comment lines notation of functions
- Changed modification history in examples
- None
https://github.com/Xilinx/embeddedsw/blob/xilinx_v2021.1/doc/ChangeLog#L441
2020.2
https://github.com/Xilinx/embeddedsw/blob/xilinx-v2020.2/doc/ChangeLog#L618
2020.1
None
2019.2
None
2019.1
None
2018.
13
None
2018.2
updated copyright for iicNone
2018.
3- iic: Update the fifo flush
- iic: Update the bus wait for the nack caseFixes the bus busy check in case of nack
- drivers: Changes in Makefile to make map file consistent in windows and linux
- None
- Summary
- drivers: Fix makefiles issue for windows
- Commits
- drivers: iic: Add conditional flushing of RxFIFO
1
None
2017.4
None
2017.3
None
2017.2
None
2017.1
None